Part Number Hot Search : 
MAX19 MAX664 T6497 OZ968 MBT5401 LTC1272 025AT VQ100
Product Description
Full Text Search
 

To Download ISL54051IHZ-T Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  1 isl54051, isl54052 ultra low on-resistance, low voltage, single supply, single spst analog switches isl54051, isl54052 the intersil isl54051 and isl54052 devices are low on-resistance, low voltage, bidirectional, single pole/single throw (spst) analog switches designed to operate from a single +1.8v to +5.5v supply. targeted applications include battery powered equipment, which benefit from low r on resistance (0.8 ), excellent r on flatness, and fast switching speeds (t on = 24ns, t off = 10ns). the digital logic input is 1.8v logic compatible when using a single +3.0v supply. cell phones, for example, often face asic functionality limitations. the number of analog input or gpio pins may be limited and digital geometries are not well suited to analog switch performance. this family of parts may be used to switch in additional functionality while reducing asic design risk. the isl54051 and the isl54052 are offered in a 6 ld 1.2mmx1.0mmx0.5mm tdfn package and a 6 ld sot-23 package, alleviating board space limitations. the isl54051 has one normally open (no) switch and isl54052 has one normally closed (nc) switch. features ? on-resistance (r on ) -v cc = +5.0v. . . . . . . . . . . . . . . . . . . . . 0.8 -v cc = +3.0v. . . . . . . . . . . . . . . . . . . . . 1.1 -v cc = +1.8v. . . . . . . . . . . . . . . . . . . . . 2.3 ?r on flatness (+4.5v supply) . . . . . . . . . . . . 0.25 ? single supply operation . . . . . . . . +1.8v to +5.5v ? fast switching action (+4.5v supply) -t on . . . . . . . . . . . . . . . . . . . . . . . . . . . 24ns -t off . . . . . . . . . . . . . . . . . . . . . . . . . . . 10ns ? esd hbm rating . . . . . . . . . . . . . . . . . . . . . . >6kv ? 1.8v, cmos logic compatible (+3v supply) ? available in 6 ld tdfn and 6ld sot-23 packages ? pb-free (rohs compliant) applications ? battery powered, handheld, and portable equipment - cellular/mobile phones -pagers - laptops, notebooks, palmtops ? portable test and measurement ? medical equipment ? audio and video switching related literature ? technical brief tb363 ?guidelines for handling and processing moisture sensitive surface mount devices (smds)? table 1. features at a glance isl54051 isl54052 number of switches 11 sw no nc 1.8v r on 2.3 2.3 1.8v t on /t off 68ns/45ns 68ns/45ns 3v r on 1.1 1.1 3v t on /t off 29ns/12ns 29ns/12ns 5v r on 0.8 0.8 5v t on /t off 24ns/10ns 24ns/10ns packages 6 ld tdfn, 6ld sot-23 caution: these devices are sensitive to electrostatic discharge; follow proper ic handling procedures. 1-888-intersil or 1-888-468-3774 | intersil (and design) is a registered trademark of intersil americas inc. copyright ? intersil americas inc. 2007, 2009. all rights reserved all other trademarks mentioned are the property of their respective owners. october 19, 2009 fn6459.3
2 fn6459.3 october 19, 2009 ordering information part number (notes 1, 4) part marking temp. range (c) package (pb-free) pkg. dwg. # isl54051iruz-t (note 2) a -40 to +85 6 ld (0.40mm pitch) 1.2x1.0x0.5 tdfn, tape and reel l6.1.2x1.0a ISL54051IHZ-T (note 3) 4051 -40 to +85 6 ld sot-23, tape and reel mdp0038 isl54052iruz-t (note 2) b -40 to +85 6 ld (0.40mm pitch) 1.2x1.0x0.5 tdfn, tape and reel l6.1.2x1.0a isl54052ihz-t (note 3) 4052 -40 to +85 6 ld sot-23, tape and reel mdp0038 notes: 1. please refer to tb347 for details on reel specifications. 2. these intersil pb-free plastic packaged products employ special pb-free material sets; molding compounds/die attach materials and nipdau plate - e4 terminat ion finish, which is rohs compliant and compatible with both snpb and pb-free soldering operations. intersil pb-free produc ts are msl classified at pb -free peak reflow temperatur es that meet or exceed the pb-free requirements of ipc/jedec j std-020. 3. these intersil pb-free plastic packaged products employ special pb-free material sets, molding compounds/die attach materials, and 100% matte tin pl ate plus anneal (e3 termination finish, which is rohs compliant and compatible with both snpb and pb-free soldering operations). inte rsil pb-free products are msl classified at pb-free peak reflow temperatures that meet or exceed the pb-free requirements of ipc/jedec j std-020. 4. for moisture sensitivity level (msl), please see device in formation page for isl54051 , isl54052 . for more information on msl please see techbrief tb363 . pin configurations (note 5) isl54051 (6 ld tdfn) top view isl54051 (6 ld sot-23) top view isl54052 (6 ld tdfn) top view isl54052 (6 ld sot-23) top view note: 5. switches shown for logic ?0? input. 3 2 1 6 5 4 in v+ gnd no n.c. com 4 5 6 1 2 3 n.c. in no gnd v+ com 3 2 1 6 5 4 in v+ gnd n.c. nc com 4 5 6 1 2 3 nc in n.c. gnd v+ com truth table logic isl54051 isl54052 0offon 1onoff note: logic ?0? 0.5v. logic ?1? 1.4v with a 2v to 5v supply. pin descriptions pin function v+ system power supply input (+1.8v to +5.5v) gnd ground connection in digital control input com analog switch common pin no analog switch normally open pin nc analog switch normally closed pin n.c. no connect isl54051, isl54052
3 fn6459.3 october 19, 2009 absolute maximum ratings thermal information v+ to gnd . . . . . . . . . . . . . . . . . . . . . . . . . . -0.5 to 6.5v input voltages no, nc, in (note 6) . . . . . . . . . . . . . -0.5 to ((v+) + 0.5v) output voltages com (note 6) . . . . . . . . . . . . . . . . . -0.5 to ((v+) + 0.5v) continuous current no, nc, or com. . . . . . . . . . . . 300ma peak current no, nc, or com (pulsed 1ms, 10% duty cycle, max) . . . . . . . . . . . . . . . . 600ma esd rating human body model . . . . . . . . . . . . . . . . . . . . . . . . >6kv machine model . . . . . . . . . . . . . . . . . . . . . . . . . . >200v charged device model . . . . . . . . . . . . . . . . . . . . . >2.2kv thermal resistance (typical) ja (c/w) jc (c/w) 6 ld tdfn (note 7) . . . . . . . . . . 175 n/a 6 ld sot-23 (notes 7, 8) . . . . . . . 260 120 maximum junction temperature (plastic package). . +150c maximum storage temperature range. . . . . -65c to +150c pb-free reflow profile . . . . . . . . . . . . . . . . . .see link below http://www.intersil.com/pbfree/pb-freereflow.asp operating conditions v+ (positive dc supply voltage) . . . . . . . . . . . 1.8v to 5.5v analog signal range . . . . . . . . . . . . . . . . . . . . . . 0v to v+ v in (digital logic input voltage (in) . . . . . . . . . . . 0v to v+ temperature range . . . . . . . . . . . . . . . . . . -40c to +85c caution: do not operate at or near the maximum ratings listed for extended periods of time. exposure to such conditions may adv ersely impact product reliability and result in failures not covered by warranty. notes: 6. signals on nc, no, in, or com exceeding v+ or gnd are clamped by internal diodes . limit forward diode current to maximum current ratings. 7. ja is measured with the component mounted on a high effective thermal conductivity test board in free air. see tech brief tb379 for details. 8. for jc , the ?case temp? location is taken at the package top center. electrical specifications - 5v supply test conditions: v+ = +4.5v to +5.5v, gnd = 0v, v inh = 2.4v, v inl = 0.8v (note 9), unless otherwise specified. boldface limits apply over the operating temperature range, -40c to +85c. parameter test conditions temp (c) min (notes 10, 11) typ max (notes 10, 11) units analog switch characteristics analog signal range, v analog full 0 - v+ v on-resistance, r on v+ = 4.5v, i com = 100ma, v no or v nc = 0v to v+, (see figure 4, note 13) 25 - 0.86 - full - 1 - r on flatness, r flat(on) v+ = 4.5v, i com = 100ma, v no or v nc = 0v to v+, (notes 12, 13) 25 - 0.25 - full - 0.27 - no or nc off leakage current, i no(off) or i nc(off) v+ = 5.5v, v com = 0.3v, 5v, v no or v nc = 5v, 0.3v 25 -10 5 10 na full -150 - 150 na com on leakage current, i com(on) v + = 5.5v, v com = 0.3v, 5v, or v no or v nc = 0.3v, 5v, or floating 25 -20 9 20 na full -300 - 300 na dynamic characteristics tu rn- on ti me , t on v+ = 4.5v, v no or v nc = 3.0v, r l = 50 , c l = 35pf (see figure 1, note 13) 25 - 24 - ns full - 30 - ns turn-off time, t off v+ = 4.5v, v no or v nc = 3.0v, r l = 50 , c l = 35pf (see figure 1, note 13) 25 - 10 - ns full - 15 - ns charge injection, q v g = 0v, r g = 0 , c l = 1.0nf (see figure 2) 25 - 26 - pc off isolation r l = 50 , c l = 5pf, f = 100khz, v com = 1v rms (see figure 3) 25 - 80 - db total harmonic distortion f = 20hz to 20khz, v com = 0.5v p-p , r l = 600 25 - 0.012 - % -3db bandwidth r l = 50 25 - 190 - mhz no or nc off capacitance, c off v+ = 4.5v, f = 1mhz, v no or v nc = v com = 0v (see figure 5) 25 - 16 - pf isl54051, isl54052
4 fn6459.3 october 19, 2009 com on capacitance, c com(on) v+ = 4.5v, f = 1mhz, v no or v nc = v com = 0v (see figure 5) 25 - 48 - pf power supply characteristics power supply range full 1.8 - 5.5 v positive supply current, i+ v+ = 5.5v, v in = 0v or v+ 25 - 0.075 0.1 a full - - 2.5 a digital input characteristics input voltage low, v inl full - - 0.8 v input voltage high, v inh full 2.4 - - v input current, i inh , i inl v+ = 5.5v, v in = 0v or v+ full -0.1 - 0.1 a electrical specifications - 5v supply test conditions: v+ = +4.5v to +5.5v, gnd = 0v, v inh = 2.4v, v inl = 0.8v (note 9), unless otherwise specified. boldface limits apply over the operating temperature range, -40c to +85c. (continued) parameter test conditions temp (c) min (notes 10, 11) typ max (notes 10, 11) units electrical specifications - 3v supply test conditions: v+ = +2.7v to +3.6v, gnd = 0v, v inh = 1.4v, v inl = 0.5v (note 9), unless otherwise specified. boldface limits apply over the operating tem- perature range, -40c to +85c. parameter test conditions temp (c) min (notes 10, 11) typ max (notes 10, 11) units analog switch characteristics analog signal range, v analog 0 - v+ v on-resistance, r on , ( tdfn) v+ = 3v, i com = 100ma, v no or v nc = 0v to v+, (see figure 4, note 13) 25 - 1.1 1.2 full - - 1.5 on-resistance, r on , (sot-23) v+ = 3v, i com = 100ma, v no or v nc = 0v to v+, (see figure 4, note 13) 25 - 1.1 1.3 full - - 1.6 r on flatness, r flat(on) v+ = 3v, i com = 100ma, v no or v nc = 0v to v+, (notes 12, 13) 25 - 0.33 0.35 full - - 0.4 dynamic characteristics turn- on t im e, t on v+ = 2.7v, v no or v nc = 1.5v, r l = 50 , c l = 35pf (see figure 1, note 13) 25 - 29 - ns full - 35 - ns turn-off time, t off v+ = 2.7v, v no or v nc = 1.5v, r l = 50 , c l = 35pf (see figure 1, note 13) 25 - 12 - ns full - 17 - ns charge injection, q v g = 0v, r g = 0 ,c l = 1.0nf (see figure 2) 25 - 32 - pc off isolation r l = 50 , c l = 5pf, f = 100khz, v com =1v rms (see figure 3) 25 - 80 - db no or nc off capacitance, c off f = 1mhz, v no or v nc = v com = 0v (see figure 5) 25 - 16 - pf com on capacitance, c com(on) f = 1mhz, v no or v nc = v com = 0v (see figure 5) 25 - 48 - pf digital input characteristics input voltage low, v inl full - - 0.5 v input voltage high, v inh full 1.4 - - v input current, i inh , i inl v+ = 3.6v, v in = 0v or v+ full -0.1 - 0.1 a isl54051, isl54052
5 fn6459.3 october 19, 2009 electrical specifications - 1.8v supply test conditions: v+ = +1.8v, gnd = 0v, v inh = 1v, v inl = 0.4v (note 4), unless otherwise specified. boldface limits apply over the operating tempera- ture range, -40c to +85c. parameter test conditions temp (c) min (notes 10, 11) typ max (notes 10, 11) units analog switch characteristics analog signal range, v analog full 0 - v+ v on-resistance, r on v+ = 1.8v, i com = 100ma, v no or v nc = 0v to v+ (see figure 4, note 13) 25 - 2.33 - full - 2.54 - dynamic characteristics turn -on tim e, t on v+ = 1.8v, v no or v nc = 1.5v, r l = 50 , c l = 35pf (see figure 1, note 13) 25 - 68 - ns full - 93 - ns turn-off time, t off v+ = 1.8v, v no or v nc = 1.5v, r l = 50 , c l = 35pf (see figure 1, note 13) 25 - 45 - ns full - 71 - ns charge injection, q v g = v+/2, r g = 0 , c l = 1.0nf (see figure 2) 25 - 18 - pc digital input characteristics input voltage low, v inl full - - 0.4 v input voltage high, v inh full 1 - - v notes: 9. v in = input voltage to perform proper function. 10. the algebraic convention, whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet. 11. parameters with min and/or max limits are 100% tested at +25c, unless otherwise specified. temperature limits established by characterization and ar e not production tested. 12. flatness is defined as the difference between maximum and minimum value of on-resistance over the specified analog signal range. 13. limits established by characterizat ion and are not production tested. isl54051, isl54052
6 fn6459.3 october 19, 2009 test circuits and waveforms logic input waveform is inverted for switches that have the opposite logic sense. figure 1a. measurement points repeat test for all switches. c l includes fixture and stray capacitance. figure 1b. test circuit figure 1. switching times figure 2a. measurement points figure 2b. test circuit figure 2. charge injection figure 3. off isolation test circuit figure 4. r on test circuit 50% t r < 20ns t f < 20ns t off 90% v inh 0v v nx v inl t on logic input switch input switch output 90% v out v out v (no or nc) r l r l r on () + ---------------------------- = switch input logic input v out r l c l com no or nc in 50 35pf gnd v+ c v out v out on off on q = v out x c l switch output logic input v inh v inl c l v out r g v g gnd com no or nc v+ c logic input in analyzer r l signal generator v+ c 0v or v+ no or nc com in gnd v+ c v inl or v inh no or nc com in gnd v nx v 1 r on = v 1 /100ma 100ma isl54051, isl54052
7 fn6459.3 october 19, 2009 detailed description the isl54051 and isl54052 are bidirectional, single pole/single throw (spst) an alog switches. they offer precise switching capability from a single 1.8v to 5.5v supply with low on-resistance and high speed operation. with a single supply of 5v the typical on-resistance is only 0.8 , with a typical turn-on and turn-off time of: t on = 24ns, t off = 10ns. the devices are especially well suited for portable battery powered equipment due to their low operating supply voltage (1.8v), low power consumption (5.5w), low leakage currents (300na max) and tiny tdfn and sot-23 packages. the isl54051 is a single normally open (no) spst analog switch. the isl54052 is a single normally closed (nc) spst analog switch. supply sequencing and overvoltage protection with any cmos device, proper power supply sequencing is required to protect the device from excessive input currents, which might permanently damage the ic. all i/o pins contain esd protection diodes from the pin to v+ and to gnd (see figure 6). to prevent forward biasing these diodes, v+ must be applied before any input signals, and the input signal voltages must remain between v+ and gnd. if these conditions cannot be guaranteed, then one of the following two protection methods should be employed. logic inputs can easily be protected by adding a 1k resistor in series with the input (see figure 6). the resistor limits the input current below the threshold that produces permanent damage, and the sub-microamp input current produces an insignificant voltage drop during normal operation. this method is not acceptable for the signal path inputs. adding a series resistor to the switch input defeats the purpose of using a low ron switch. connecting schottky diodes to the signal pins (as shown in figure 6) will shunt the fault current to the supply or to ground thereby protecting the switch. these schottky diodes must be sized to handle the expected fault current. power-supply considerations the constuction of the isl54051 and the isl54052 is typical of most single supply cmos analog switches in that they have two supply pins: v+ and gnd. v+ and gnd drive the internal cmos switches and set their analog voltage limits. unlike switches with a 4.5v maximum supply voltage, the isl54051 and the isl54052?s 5.5v maximum supply voltage provides plenty of room for the 10% tolerance of 4.3v supplies, as well as room for overshoot and noise spikes. the minimum recommended supply voltage is 1.8v but the part will operate with a supply below 1.8v. it is important to note that the input signal range, switching times, and on-resistance degrade at lower supply voltages. refer to the ?electrical specifications? tables starting on page 3 and ?typical performance curves? starting on page 8 for details. v+ and gnd also power the internal logic and level shiftier. the level shiftier converts the input logic levels to switched v+ and gnd signals to drive the analog switch gate terminals. figure 5. capacitance test circuit test circuits and waveforms (continued) v+ c gnd no or nc com in impedance analyzer v inl or v inh figure 6. overvoltage protection gnd v com v nx v+ in x optional protection resistor optional schottky diode optional schottky diode isl54051, isl54052
8 fn6459.3 october 19, 2009 this family of switches cannot be operated with bipolar supplies because the input switching point becomes negative in this configuration. logic-level thresholds this switch family is 1.8v cmos compatible (0.5v and 1.4v) over a supply range of 2v to 5v (see figure 13). at 5v the v ih level is about 1.2v. this is still below the 1.8v cmos guaranteed high output minimum level of 1.4v, but noise margin is reduced. the digital input stages draw supply current whenever the digital input voltage is not at one of the supply rails. driving the digital input signals from gnd to v+ with a fast transition time minimizes power dissipation. high-frequency performance in 50 s ystems, the isl54051 and the isl54052 have a -3db bandwidth of 190mhz (see figure 14). the frequency response is very consistent over a wide v+ range, and for varying analog signal levels. an off switch acts like a capacitor and passes higher frequencies with less attenuation, resulting in signal feedthrough from a switch?s input to its output. off isolation is the resistance to this feedthrough. figure 15 details the high off isolation rejection provided by this family. at 100khz, off isolation is about 80db in 50 systems, decreasing approximately 20db per decade as frequency increases. higher load impedances decrease off isolation and crosstalk rejection due to the voltage divider action of the switch off impedance and the load impedance. leakage considerations reverse esd protection diodes are internally connected between each analog-signal pin and both v+ and gnd. one of these diodes conducts if any analog signal exceeds v+ or gnd. virtually all the analog leak age current comes from the esd diodes to v+ or gnd. although the esd diodes on a given signal pin are identical and therefore fairly well balanced, they are reverse biased differently. each is biased by either v+ or gnd and the analog signal. this means their leakages will vary as the signal varies. the difference in the two diode le akages to the v+ and gnd pins constitutes the analog-signal-path leakage current. all analog leakage current flows between each pin and one of the supply terminals, not to the other switch terminal. this is why both sides of a given switch can show leakage currents of the same or opposite polarity. there is no connection between the analog signal paths and v+ or gnd. typical performance curves t a = +25c, unless ot herwise specified figure 7. on-resistance vs supply voltage vs switch voltage figure 8. on-resistance vs switch voltage 0 0.5 1.0 1.5 2.0 2.5 r on ( ) v com (v) 01234 5 v+ = 4.5v v+ = 1.8v v+ = 2.7v v+ = 5v v+ = 3v i com = 100ma r on ( ) v com (v) 0123 5 0.2 0.3 0.4 0.5 0.6 0.8 0.9 1.0 4 +25c +85c -40c i com = 100ma 0.7 v+ = 5v isl54051, isl54052
9 fn6459.3 october 19, 2009 figure 9. on-resistance vs switch voltage figure 10. on-resistance vs switch voltage figure 11. turn-on time vs supply voltage f igure 12. turn-off time vs supply voltage figure 13. digital switching point vs supply voltage figure 14. frequency response typical performance curves t a = +25c, unless ot herwise specified (continued) r on ( ) v com (v) 0 0.5 1.0 1.5 2.0 2.5 3.0 0.5 0.7 0.8 0.9 1.1 1.2 1.3 1.5 +25c +85c -40c v+ = 3.0v i com = 100ma 0.6 1.0 1.4 0 0.5 1.0 1.5 1.8 r on ( ) v com (v) 0.5 1.0 1.5 2.0 2.5 3.0 +25c +85c -40c i com = 10ma v+ = 1.8v t on (ns) v+ (v) 1.8 2.8 3.8 4.8 0 20 40 60 80 100 10 30 50 70 90 +25c +85c -40c -40c t off (ns) v+ (v) 1.8 2.8 3.8 4.8 0 20 40 60 80 +85c -40c -40c +25c v+ (v) v inh and v inl (v) 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 0.2 0.4 0.6 0.8 1.0 1.2 1.4 1.6 v inh v inl frequency (hz) 0 normalized gain (db) gain 10m 1g v in = 0.2v p-p to 2v p-p r l = 50 -3 v+ = 5.0v 100m 1m -2 -1 0.1k 0.01k isl54051, isl54052
10 fn6459.3 october 19, 2009 die characteristics substrate potential (powered up): gnd transistor count: 57 process: submicron cmos figure 15. off isolation figure 16. charge injection vs switch voltage typical performance curves t a = +25c, unless ot herwise specified (continued) frequency (hz) 1k 100k 1m 100m 500m 10k 10m -120 -20 -40 -60 -80 -100 crosstalk (db) off isolation ( db ) isolation v+ = 1.8v to 5.5v 0 -120 -20 -40 -60 -80 -100 0 012345 -60 -40 -20 0 10 30 40 q (pc) v com (v) v+ = 3.0v v+ = 5v v+ = 1.8v -50 -30 -10 20 v+ = 3.0v isl54051, isl54052
11 fn6459.3 october 19, 2009 isl54051, isl54052 ultra thin dual flat no-l ead plastic package (utdfn) b d a e 0.10 c 2x pin 1 top view 0.10 c 2x reference detail a 0.10 c 0.08 c 7x a3 a1 a c seating plane 5x l e 1 3 64 4x bottom view side view 0.10 cab 0.05 c b6x note 3 l1 detail a detail b pin 1 lead 0.1x45 chamfer detail b a3 a1 1.40 land pattern 1.00 0.30 0.35 0.20 0.45 0.40 0.20 10 l6.1.2x1.0a 6 lead ultra thin dual flat no-lead plastic package symbol millimeters notes min nominal max a 0.45 0.50 0.55 - a1 - - 0.05 - a3 0.127 ref - b 0.15 0.20 0.25 5 d 0.95 1.00 1.05 - e 1.15 1.20 1.25 - e 0.40 bsc - l 0.30 0.35 0.40 - l1 0.40 0.45 0.50 - n 6 2 ne 3 3 0-12 4 rev. 2 8/06 notes: 1. dimensioning and tolerancing conform to asme y14.5-1994. 2. n is the number of terminals. 3. ne refers to the number of terminals on e side. 4. all dimensions are in millim eters. angles are in degrees. 5. dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. 6. the configuration of the pin #1 identifier is optional, but must be located within the zone indicated. the pin #1 identifier may be either a mold or mark feature. 7. maximum package warpage is 0.05mm. 8. maximum allowable burrs is 0.076mm in all directions. 9. jedec reference mo-255. 10. for additional information, to assist with the pcb land pattern design effort, see intersil technical brief tb389.
12 intersil products are manufactured, assembled and tested utilizing iso9000 qu ality systems as noted in the quality certifications found at www.intersil.com/design/quality intersil products are sold by description only. intersil corporation reserves the right to make changes in circuit design, soft ware and/or specifications at any time without notice. accordingly, th e reader is cautioned to verify that data sheets are current before placing orders. information furnished by intersil is believed to be accura te and reliable. however, no re sponsibility is assumed by inte rsil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which ma y result from its use. no licen se is granted by implication o r otherwise under any patent or patent rights of intersil or its subsidiaries. for information regarding intersil corporation and its products, see www.intersil.com fn6459.3 october 19, 2009 for additional products, see www.intersil.com/product_tree sot-23 package family e1 n a d e 4 3 2 1 e1 0.15 d c 2x 0.20 c 2x e b 0.20 m d c a-b b nx 6 2 3 5 seating plane 0.10 c nx 1 3 c d 0.15 a-b c 2x a2 a1 h c (l1) l 0.25 0 +3 -0 gauge plane a mdp0038 sot-23 package family symbol millimeters tolerance sot23-5 sot23-6 a 1.45 1.45 max a1 0.10 0.10 0.05 a2 1.14 1.14 0.15 b 0.40 0.40 0.05 c 0.14 0.14 0.06 d 2.90 2.90 basic e 2.80 2.80 basic e1 1.60 1.60 basic e 0.95 0.95 basic e1 1.90 1.90 basic l 0.45 0.45 0.10 l1 0.60 0.60 reference n 5 6 reference rev. f 2/07 notes: 1. plastic or metal protrusions of 0.25mm maximum per side are not included. 2. plastic interlead protrusions of 0.25mm maximum per side are not included. 3. this dimension is measured at datum plane ?h?. 4. dimensioning and tolerancing per asme y14.5m-1994. 5. index area - pin #1 i.d. will be located within the indicated zone (sot23-6 only). 6. sot23-5 version has no center lead (shown as a dashed line). isl54051, isl54052


▲Up To Search▲   

 
Price & Availability of ISL54051IHZ-T

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X